DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/10142
Title: A novel growth strategy and characterization of fully relaxed un-tilted FCC GaAs on Si(1 0 0)
Authors: Kumar, Rahul
Keywords: EEE
A3. MBE
GaAs on Si(1 0 0)
AlAs/GaAs superlattice
SAED pattern
Issue Date: May-2015
Publisher: Elsevier
Abstract: A novel growth strategy for GaAs epilayer on Si(1 0 0) has been developed with AlAs/GaAs strained layer superlattice to achieve high crystalline quality for device applications. Emphasis has been given on understanding the inconclusive crystalline morphology of the initial layers by comprehensive material characterization. The influence of growth conditions have been studied by varying the growth temperatures, rates and V/III flux ratios. In-situ RHEED observations throughout the growth guided us to recognize the impact of individual growth parameters on the crystalline morphology. All the four stages of growth have been carried out by molecular beam epitaxy. The optimization of growth parameters at every stage initiates the formation of GaAs face centered cubic crystal from the very beginning. Material characterizations include AFM, HRTEM and HRXRD. The latter one, for the first time witnessed the intensity of superlattice satellite peaks in the fourth order. Low values of threading dislocation propagating to the top surface have been seen in HRTEM with absence of anti-phase boundaries (APB). Results for extended dislocations and surface roughness have been observed to be in the order of 106 cm−2 and 2 nm, respectively which is among the best reported values till date. Significant reduction of extended dislocations has been observed under strain fields in the superlattice. Notably, lower alloy mixing due to the optimized growth of AlAs/GaAs resulted in a suitable thermal behavioral platform as required for device applications. Fully relaxed, un-tilted, APB free, single domain and smooth GaAs epilayers have been achieved which paves the pathway to on-wafer integration of high performance III-Arsenide devices with Si logic circuits.
URI: https://www.sciencedirect.com/science/article/pii/S0022024815001207?via%3Dihub
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/10142
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.