Please use this identifier to cite or link to this item:
http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/10215
Title: | CNFET-Based Ultra-Low-Power Dual-VDD Ternary Half Adder |
Authors: | Vidhyadharan, Sanjay |
Keywords: | EEE Carbon nanotube field effect transistor (CNFET) CMOS technology |
Issue Date: | Feb-2021 |
Publisher: | Springer |
Abstract: | This paper proposes a carbon nanotube FET (CNFET)-based ultra-low-power dual-VDD ternary half adder (HA) circuit. The proposed design utilizes both the available ternary power supply voltages (VDD & VDD/2) and prevents direct path between the power supplies and ground, thus significantly reducing the power dissipation as compared to the conventional designs. The performance of the proposed CNFET dual-VDD HA has been compared with the same circuit implemented with 45 nm MOSFETs and also with other CNFET-based state-of-the-art HA designs proposed in the literature. The proposed HA consumes merely 86 nW of power which is significantly lesser (66–90% lower) than the power required by other ternary HA designs, and also exhibits 69–91% lower delays. The overall PDP of the proposed HA circuit is merely 4–11% of the PDP of corresponding CMOS ternary HA and other benchmarked CNFET HA designs. |
URI: | https://link.springer.com/article/10.1007/s00034-021-01664-2 http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/10215 |
Appears in Collections: | Department of Electrical and Electronics Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.