Please use this identifier to cite or link to this item:
http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/10215
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Vidhyadharan, Sanjay | - |
dc.date.accessioned | 2023-04-06T10:03:23Z | - |
dc.date.available | 2023-04-06T10:03:23Z | - |
dc.date.issued | 2021-02 | - |
dc.identifier.uri | https://link.springer.com/article/10.1007/s00034-021-01664-2 | - |
dc.identifier.uri | http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/10215 | - |
dc.description.abstract | This paper proposes a carbon nanotube FET (CNFET)-based ultra-low-power dual-VDD ternary half adder (HA) circuit. The proposed design utilizes both the available ternary power supply voltages (VDD & VDD/2) and prevents direct path between the power supplies and ground, thus significantly reducing the power dissipation as compared to the conventional designs. The performance of the proposed CNFET dual-VDD HA has been compared with the same circuit implemented with 45 nm MOSFETs and also with other CNFET-based state-of-the-art HA designs proposed in the literature. The proposed HA consumes merely 86 nW of power which is significantly lesser (66–90% lower) than the power required by other ternary HA designs, and also exhibits 69–91% lower delays. The overall PDP of the proposed HA circuit is merely 4–11% of the PDP of corresponding CMOS ternary HA and other benchmarked CNFET HA designs. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Springer | en_US |
dc.subject | EEE | en_US |
dc.subject | Carbon nanotube field effect transistor (CNFET) | en_US |
dc.subject | CMOS technology | en_US |
dc.title | CNFET-Based Ultra-Low-Power Dual-VDD Ternary Half Adder | en_US |
dc.type | Article | en_US |
Appears in Collections: | Department of Electrical and Electronics Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.