DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/10215
Full metadata record
DC FieldValueLanguage
dc.contributor.authorVidhyadharan, Sanjay-
dc.date.accessioned2023-04-06T10:03:23Z-
dc.date.available2023-04-06T10:03:23Z-
dc.date.issued2021-02-
dc.identifier.urihttps://link.springer.com/article/10.1007/s00034-021-01664-2-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/10215-
dc.description.abstractThis paper proposes a carbon nanotube FET (CNFET)-based ultra-low-power dual-VDD ternary half adder (HA) circuit. The proposed design utilizes both the available ternary power supply voltages (VDD & VDD/2) and prevents direct path between the power supplies and ground, thus significantly reducing the power dissipation as compared to the conventional designs. The performance of the proposed CNFET dual-VDD HA has been compared with the same circuit implemented with 45 nm MOSFETs and also with other CNFET-based state-of-the-art HA designs proposed in the literature. The proposed HA consumes merely 86 nW of power which is significantly lesser (66–90% lower) than the power required by other ternary HA designs, and also exhibits 69–91% lower delays. The overall PDP of the proposed HA circuit is merely 4–11% of the PDP of corresponding CMOS ternary HA and other benchmarked CNFET HA designs.en_US
dc.language.isoenen_US
dc.publisherSpringeren_US
dc.subjectEEEen_US
dc.subjectCarbon nanotube field effect transistor (CNFET)en_US
dc.subjectCMOS technologyen_US
dc.titleCNFET-Based Ultra-Low-Power Dual-VDD Ternary Half Adderen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.