DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12582
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRao, V. Ramgopal-
dc.date.accessioned2023-10-21T06:50:43Z-
dc.date.available2023-10-21T06:50:43Z-
dc.date.issued2017-08-
dc.identifier.urihttps://ieeexplore.ieee.org/document/8019890-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12582-
dc.description.abstractThis paper discusses in detail the effects of transistor width, layout, and technological parameters like gate dielectric and Lanthanum capping layer thickness on positive bias temperature instability (PBTI) of nMOS transistors fabricated using 28-nm gate-first High-K metal gate CMOS technology. It is shown that the PBTI reduces with decrease in width (W), increase in capping layer thickness and decrease in high-K dielectric thickness. The physical mechanisms responsible for these dependencies are investigated and attributed to the modulation of preexisting traps in the high-K dielectric and the modulation of electron injection into these traps. It is also shown that the PBTI of the devices could be improved by dividing a single active into multiple actives, by increasing active-to-active spacing and gate pitch.en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectChannel widthen_US
dc.subjectDevice scalingen_US
dc.subjectGate currenten_US
dc.subjectThreshold voltageen_US
dc.subjectPositive bias temperature instability (PBTI)en_US
dc.titlePBTI in HKMG nMOS Transistors— Effect of Width, Layout, and Other Technological Parametersen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.