DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12625
Title: CMOS Logic Device and Circuit Performance of Si Gate All Around Nanowire MOSFET
Authors: Rao, V. Ramgopal
Keywords: EEE
Circuit delays
CMOS technologies
Device performance
Electrostatic integrity
Gate-all-around (GAA)
Silicon nanowire (NW) field-effect transistor (FET)
Issue Date: Sep-2014
Publisher: IEEE
Abstract: In this paper, a detailed 3-D numerical analysis is carried out to study and evaluate CMOS logic device and circuit performance of gate-all-around (GAA) Si nanowire (NW) field-effect transistors (FETs) operating in sub-22-nm CMOS technologies. Employing a coupled drift-diffusion room temperature carrier transport formulation, with 2-D quantum confinement effects, we numerically simulate Si GAA NWFET electrical characteristics. The simulation predictions, on the device performance, short channel effects, and their dependence on NW geometry scaling, are in good agreement with the Si NWFET experimental data reported in literature. Superior electrostatic integrity, OFF-state device performance, lower circuit delays, and faster switching in the Si GAA NWFET-based CMOS circuits are numerically demonstrated in comparison with an Si-on-insulator FinFET. The mixed-mode numerical simulations also predict low supply voltage operations for the Si NWFET-based logic circuits.
URI: https://ieeexplore.ieee.org/document/6862016
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12625
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.