DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12637
Title: Investigation of Subthreshold Swing in Line Tunnel FETs Using Bias Stress Measurements
Authors: Rao, V. Ramgopal
Keywords: EEE
Bias stress measurements
Bulk traps
Characterization
Fabrication
Interface traps
Trap-assisted tunneling (TAT)
Tunnel field effect transistor (TFET)
Issue Date: Dec-2013
Publisher: IEEE
Abstract: The role of trap-assisted tunneling (TAT) in the degradation of the subthreshold swing (SS) in n-type line tunnel field-effect transistors (TFETs) is investigated through the experiments and simulations. A two to fourfold increase in the interface state density is achieved by applying a positive or a negative stress between the gate and the source. The negative stress shows no impact on the SS in spite of nearly fourfold increase in the interface state density. A nearly twofold increase in interface state density and improvement in SS are observed under the application of positive stress. The improvement in SS is attributed to H + species released from the Si/ SiO2 interface during stress, which moves toward the bulk Si, passivating boron and bulk Si traps, thereby improving the SS. Under negative stress bias, the released H + species drifts toward the gate electrode, and hence no change in SS was observed. These experiments suggest that the SS degradation is mainly caused by TAT through bulk Si traps and insensitive to interface traps. A good control of bulk semiconductor trap density will be required to achieve sub-60-mV/decade SS in line TFETs.
URI: https://ieeexplore.ieee.org/document/6658861
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12637
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.