DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12738
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRao, V. Ramgopal-
dc.date.accessioned2023-10-30T10:53:42Z-
dc.date.available2023-10-30T10:53:42Z-
dc.date.issued2003-
dc.identifier.uriciteseerx.ist.psu.edu/viewdoc/download?doi=10.1.1.119.501&rep=rep1&type=pdf-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12738-
dc.description.abstractIn this paper we look at the effect of Fringe-Enhanced-Barrier-lowering (FEBL) for high- K dielectric MOSFETs and the dependence of FEBL on various technological parameters (spacer dielectrics, overlap length, dielectric stack, S/D junction depth and dielectric thickness). We show that FEBL needs to be contained in order to maintain the performance advantage with scaled high-K dielectric MOSFETs. The degradation in high-K dielectric MOSFETs is also identified as due to the additional coupling between the drain-to-source that occurs through the gate insulator, when the gate dielectric constant is significantly higher than the silicon dielectric constant. The technology parameters required to minimize the coupling through the high- K dielectric are identified. It is also shown that gate dielectric stack with a low-K material as bottom layer (very thin SiO2 or oxy-nitride) will be helpful in minimizing FEBL. The circuit performance issues with high-K MOS transistors are also analyzed in this paper. An optimum range of values for the dielectric constant has been identified from the delay and the energy dissipation point of view. The dependence of the optimum K for different technology generations has been discussed. Circuit models for the parasitic capacitances in high-K transistors, by incorporating the fringing effects, have been presented.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electronics Engineers of Koreaen_US
dc.subjectEEEen_US
dc.subjectMOSFETen_US
dc.subjectHigh-K dielectricen_US
dc.subjectDIBLen_US
dc.subjectParasitic capacitancesen_US
dc.subjectCMOSen_US
dc.titleDevice and circuit performance issues with deeply scaled high-K MOS transistorsen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.