DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12756
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRao, V. Ramgopal-
dc.date.accessioned2023-10-31T07:09:48Z-
dc.date.available2023-10-31T07:09:48Z-
dc.date.issued2001-11-
dc.identifier.urihttps://www.sciencedirect.com/science/article/abs/pii/S0167931701006372-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12756-
dc.description.abstractConventional interface characterization techniques, such as charge pumping, cannot be applied to SOI devices due to lack of a substrate contact in these devices. A lock-in-amplifier based multi-frequency transconductance technique for interface characterization of sub-micron SOI MOSFETs has been implemented and used to study generation of interface states with stress. The technique has been validated on bulk MOSFETs using charge pumping measurements. Subsequently, it has been used to characterize hot carrier generated interface states in 100 nm SOI MNSFETs with silicon nitride gate dielectric deposited by the Jet-Vapor-Deposition process. Hot carrier stress studies on these MNSFETs show that the degradation is marginally lower in SOI MNSFETs as compared to identical bulk devices. This can be attributed to lower fields, and therefore impact generation, and absence of hot carriers caused by injection of carriers from the substrate.en_US
dc.language.isoenen_US
dc.publisherElsevieren_US
dc.subjectEEEen_US
dc.subjectSOI–MOSFETsen_US
dc.subjectJVD MNSFETsen_US
dc.titleA simple and direct technique for interface characterization of SOI MOSFETs and its application in hot carrier degradation studies in sub-100 nm JVD MNSFETsen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.