
Please use this identifier to cite or link to this item:
http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/12777
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Rao, V. Ramgopal | - |
dc.date.accessioned | 2023-11-01T06:35:53Z | - |
dc.date.available | 2023-11-01T06:35:53Z | - |
dc.date.issued | 2022-01 | - |
dc.identifier.uri | https://ieeexplore.ieee.org/document/9699762 | - |
dc.identifier.uri | http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12777 | - |
dc.description.abstract | In this paper, we show that NEMS plays a key role to reduce the leakage current for designing the sub-threshold neuromorphic circuits in 65 nm CMOS technology. For the first time, we propose a novel energy efficient hybrid CMOS-NEMS leaky integrate and fire (LIF) neuron circuit and investigate the impact of fabricated sub-50 mV NEMS on the leakage power and overall energy consumption. As per the measurement results, the sub-50-mV NEMS having a small air gap of only 100 nm exhibits very low hysteresis (<20 mV), low turn ON delay (15 ns), and low sub-threshold swing of 2 mV/decade, a maximum ON-state conductance value of 0.1 A/(V·µm) with zero leakage current. We analyze the performance of a biologically-inspired energy efficient neuron circuit in terms of leakage power consumption with biologically plausible firing rates. Our results show that the proposed CMOS-NEMS neuron circuit gives around 8% reduction in energy per spike and 65% reduction in leakage power consumption than its equivalent CMOS design with the same complexity in standard 65 nm CMOS technology. | en_US |
dc.language.iso | en | en_US |
dc.publisher | IEEE | en_US |
dc.subject | EEE | en_US |
dc.subject | Power demand | en_US |
dc.subject | Nanoelectromechanical systems | en_US |
dc.subject | Neuromorphics | en_US |
dc.subject | Conferences | en_US |
dc.subject | Neurons | en_US |
dc.subject | CMOS technology | en_US |
dc.subject | Hybrid power systems | en_US |
dc.title | Energy Efficient Lif Neuron Circuit Using Hybrid Cmos-Nems in 65 Nm Cmos Technology | en_US |
dc.type | Article | en_US |
Appears in Collections: | Department of Electrical and Electronics Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.