DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12779
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRao, V. Ramgopal-
dc.date.accessioned2023-11-01T06:50:25Z-
dc.date.available2023-11-01T06:50:25Z-
dc.date.issued2020-
dc.identifier.urihttps://ieeexplore.ieee.org/document/9131621-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12779-
dc.description.abstractWe report here for the first time, a simple novel scaling approach is proposed to achieve low pull-in voltage (V pi ), delay (t delay ), energy (U) and mechanical stress (σ) in the NEMS analogous to MOSFETs dimensional scaling. The study provides an efficient design methodology to achieve user specified percentage improvement of a specifically targeted parameter (V pi, t delay, U or σ) with the improvement in other target parameters. The approach is validated with reported experimental data and simulations.en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectNEMSen_US
dc.subjectCMOS applicationsen_US
dc.subjectMOSFET dimensional scalingen_US
dc.titleOptimal Approach to Scaling of the NEMS for Low Stand-by CMOS Applicationsen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.