DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12779
Title: Optimal Approach to Scaling of the NEMS for Low Stand-by CMOS Applications
Authors: Rao, V. Ramgopal
Keywords: EEE
NEMS
CMOS applications
MOSFET dimensional scaling
Issue Date: 2020
Publisher: IEEE
Abstract: We report here for the first time, a simple novel scaling approach is proposed to achieve low pull-in voltage (V pi ), delay (t delay ), energy (U) and mechanical stress (σ) in the NEMS analogous to MOSFETs dimensional scaling. The study provides an efficient design methodology to achieve user specified percentage improvement of a specifically targeted parameter (V pi, t delay, U or σ) with the improvement in other target parameters. The approach is validated with reported experimental data and simulations.
URI: https://ieeexplore.ieee.org/document/9131621
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12779
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.