DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12797
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRao, V. Ramgopal-
dc.date.accessioned2023-11-01T11:25:57Z-
dc.date.available2023-11-01T11:25:57Z-
dc.date.issued2016-
dc.identifier.urihttps://ieeexplore.ieee.org/document/7574649-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12797-
dc.description.abstractThis paper discusses in detail the effects of transistor width and layout on the Hot-Carrier (HC) and Positive Bias Temperature Instability (PBTI) induced degradation in nMOS transistors fabricated using a 28-nm gate-first HKMG CMOS technology. It is observed that the HC and PBTI induced degradation reduces with reduction in the width of HKMG nMOS transistors. The physical mechanisms behind this width dependence are attributed to reduction in the number of defect states in HfO2 for narrow width transistors. It is also shown that the long term reliability of the HKMG nMOS transistors could be further improved by dividing a single active into multiple actives, by increasing the active-to-active spacing and gate pitch.en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectChannel widthen_US
dc.subjectCharge trappingen_US
dc.subjectHigh-K dielectricen_US
dc.subjectMetal gatesen_US
dc.subjectPositive bias temperature instability (PBTI)en_US
dc.titleWidth and layout dependence of HC and PBTI induced degradation in HKMG nMOS transistorsen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.