
Please use this identifier to cite or link to this item:
http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/12826
Title: | High Yield Polymer MEMS Process for CMOS/MEMS Integration |
Authors: | Rao, V. Ramgopal |
Keywords: | EEE MEMS CMOS/MEMS CMOS wafer |
Issue Date: | Feb-2011 |
Publisher: | Springer |
Abstract: | MEMS community is increasingly using SU-8 as a structural material because it is self-patternable, compliant and needs a low thermal budget. While the exposed layers act as the structural layers, the unexposed SU-8 layers can act as the sacrificial layers, thus making it similar to a surface micromachining process. A sequence of exposed and unexposed SU-8 layers should lead to the development of a SU-8 based MEMS chip integrated with a pre-processed CMOS wafer. A process consisting of optical lithography to obtain SU-8 structures on a CMOS wafer is described in this paper. |
URI: | https://link.springer.com/article/10.1557/opl.2011.58 http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12826 |
Appears in Collections: | Department of Electrical and Electronics Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.