
Please use this identifier to cite or link to this item:
http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/12840
Title: | Highly robust nanoscale planar double-gate MOSFET device and SRAM cell immune to gate-misalignment and process variations |
Authors: | Rao, V. Ramgopal |
Keywords: | EEE Robustness Nanoscale devices MOSFET circuits Random access memory FinFETs Doping profiles Nanoelectronics Telephony |
Issue Date: | 2009 |
Publisher: | IEEE |
Abstract: | Gate misalignment and process variations are important challenges in sub-20 nm gate length planar double-gate (DG) MOSFET devices. For the first time, we demonstrate a misalignment- and process variations-aware device optimization strategy for a DG-MOSFET. Using underlaps and high-kappa offset-spacers, we show that the robustness of the device to gate misalignment and process variations can be improved. A standard 6T-SRAM cell designed using the optimized devices shows better read and hold static noise margins, and lower variations in SNM and leakage power compared to a conventional DG-MOSFET. |
URI: | https://ieeexplore.ieee.org/document/5166136 http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12840 |
Appears in Collections: | Department of Electrical and Electronics Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.