DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12854
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRao, V. Ramgopal-
dc.date.accessioned2023-11-03T11:06:05Z-
dc.date.available2023-11-03T11:06:05Z-
dc.date.issued2007-
dc.identifier.urihttps://iopscience.iop.org/article/10.1149/1.2728844-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12854-
dc.description.abstractParasitic resistance and capacitance relating to spacer region of FinFETs were investigated by changing shape of the spacer region. The trade-off relationship between these two parasitic elements was demonstrated on the expansion of the fin width in the spacer region. The gate delay characteristic of the FinFETs was optimized by gradual expansion with triangular shape. It was indicated that not only parasitic resistance but also parasitic capacitance on the spacer region was significant for transistor performance.en_US
dc.language.isoenen_US
dc.publisherIOPen_US
dc.subjectEEEen_US
dc.subjectFinFETsen_US
dc.titleParasitic Effects Depending on Shape of Spacer Region on FinFETsen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.