DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12865
Title: Understanding the Impact of Process Variations on Analog Circuit Performance with Halo Channel Doped Deep Sub-Micron CMOS Technologies
Authors: Rao, V. Ramgopal
Keywords: EEE
Single Halo (SH)
Double Halo (DH)
MOSFETs
Issue Date: 2004
Publisher: SSDM
Abstract: Single Halo (SH) and Double Halo (DH) MOSFETs are reported to suppress short channel effects in the sub 100nm regime [1]-[2]. Also, it has recently been shown that SH technologies exhibit good analog performance (higher output resistance and intrinsic MOSFET gain), even down to the sub 100 nm gate length regime [3]-[4]. However, the sensitivity of device and circuit performance parameters on the process variations still needs to be systematically investigated for all these technologies. In this work we present the effect of process variations on analog circuit performance parameters and the impact of halo doping on the circuit linearity with these technologies. Extensive 2-D process, device and mixed mode simulations have been performed to understand this aspect.
URI: https://confit.atlas.jp/guide/organizer/ssdm/ssdm2004/subject/P2-4/detail
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12865
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.