DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12871
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRao, V. Ramgopal-
dc.date.accessioned2023-11-06T08:57:41Z-
dc.date.available2023-11-06T08:57:41Z-
dc.date.issued2003-01-
dc.identifier.urihttps://ieeexplore.ieee.org/document/1183121-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12871-
dc.description.abstractThis paper analyzes in detail the fringing induced barrier lowering (FIBL) in MOS transistors with high-k gate dielectrics using 2D device simulations. We found that the device short channel performance is degraded with increase in gate dielectric permittivity (K/sub gate/) due to an increase in the dielectric physical thickness to channel length ratio. For K/sub gate/ greater than K/sub si/, we observe a substantial coupling between source and drain regions through the gate insulator. This fact is validated by extensive device simulations with different channel length and overlap length over a wide range of dielectric permittivities. We also observe that the overlap length is an important parameter for optimizing DC performance in short channel MOS transistors. The effect of stacked gate dielectric and lateral channel engineering on the performance of high-k gate dielectric MOS transistors is also studied to substantiate the above observations.en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectMOSFETsen_US
dc.subjectHigh K dielectric materialsen_US
dc.subjectHigh-K gate dielectricsen_US
dc.subjectMedical simulationen_US
dc.subjectDielectric devicesen_US
dc.titleDetailed analysis of FIBL in MOS transistors with high-k gate dielectricsen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.