Please use this identifier to cite or link to this item:
http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/12872
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Rao, V. Ramgopal | - |
dc.date.accessioned | 2023-11-06T09:22:29Z | - |
dc.date.available | 2023-11-06T09:22:29Z | - |
dc.date.issued | 2003-01 | - |
dc.identifier.uri | https://ieeexplore.ieee.org/document/1183126 | - |
dc.identifier.uri | http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12872 | - |
dc.description.abstract | In this paper, we study the circuit performance issues of high-K gate dielectric MOSFETs using the Look-up Table (LUT) approach. The LUT approach is implemented in a public-domain circuit simulator SEQUEL. We observed an excellent match between LUT simulator and mixed mode simulations using MEDICI. This work clearly demonstrates the predictive power of the new simulator, as it enables evaluation of circuits directly from device simulation results without going through model parameter extraction. | en_US |
dc.language.iso | en | en_US |
dc.publisher | IEEE | en_US |
dc.subject | EEE | en_US |
dc.subject | Table lookup | en_US |
dc.subject | MOSFETs | en_US |
dc.subject | Circuit simulation | en_US |
dc.subject | Medical simulation | en_US |
dc.subject | Voltage | en_US |
dc.subject | Interpolation | en_US |
dc.subject | Predictive models | en_US |
dc.title | Application of look-up table approach to high-K gate dielectric MOS transistor circuits | en_US |
dc.type | Article | en_US |
Appears in Collections: | Department of Electrical and Electronics Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.