DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12872
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRao, V. Ramgopal-
dc.date.accessioned2023-11-06T09:22:29Z-
dc.date.available2023-11-06T09:22:29Z-
dc.date.issued2003-01-
dc.identifier.urihttps://ieeexplore.ieee.org/document/1183126-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12872-
dc.description.abstractIn this paper, we study the circuit performance issues of high-K gate dielectric MOSFETs using the Look-up Table (LUT) approach. The LUT approach is implemented in a public-domain circuit simulator SEQUEL. We observed an excellent match between LUT simulator and mixed mode simulations using MEDICI. This work clearly demonstrates the predictive power of the new simulator, as it enables evaluation of circuits directly from device simulation results without going through model parameter extraction.en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectTable lookupen_US
dc.subjectMOSFETsen_US
dc.subjectCircuit simulationen_US
dc.subjectMedical simulationen_US
dc.subjectVoltageen_US
dc.subjectInterpolationen_US
dc.subjectPredictive modelsen_US
dc.titleApplication of look-up table approach to high-K gate dielectric MOS transistor circuitsen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.