DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12889
Title: High Field Stressing Effects in JVD Nitride Capacitors
Authors: Rao, V. Ramgopal
Keywords: EEE
Border traps
Interface
Oxides
Radiation
Bias
Issue Date: 2001
Publisher: SPIE
Abstract: The performance of Jet Vapour Deposited (JVD) Silicon Nitride devices under high field stressing is reported in this paper. Border traps were generated when n-substrate capacitors were stressed with negative gate voltages. Also, an increase in bulk positive charges as well as interface trap density was observed. These results indicate that stressing under negative gate voltages may cause long term reliability problems in Metal-Nitride-Semiconductor (MNS) devices'. Stressing with positive gate voltage, however, does not show any significant degradation.
URI: http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12889
ISSN: 0277-786X
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.