DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12890
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRao, V. Ramgopal-
dc.date.accessioned2023-11-07T07:04:17Z-
dc.date.available2023-11-07T07:04:17Z-
dc.date.issued2001-09-
dc.identifier.urihttps://ieeexplore.ieee.org/document/1506627-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12890-
dc.description.abstractThe potential impact of high permittivity gate dielectrics on the circuit performance is studied over a wide range of gate dielectrics using 2-Dimensional device and monte-carlo simulations. It is found that there is a decrease in parasitic outer fringe capacitance, gate to channel capacitance and an increase in internal fringe capacitance, when the conventional silicon dioxide is replaced by high-K gate dielectrics. The lower parasitic outer fringe capacitance is beneficial in reducing the circuit delay, while an increase in internal fringe capacitance and decrease in gate to channel capacitance will degrade the gain, power dissipation and noise margin of the circuit. Also, from the circuit point of view, at the 70nm technology generation, the presence of an optimum Kgate for different subthreshold leakage currents has been identifieden_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectCircuit optimizationen_US
dc.subjectParasitic capacitancesen_US
dc.subjectCircuit simulationen_US
dc.subjectMedical simulationen_US
dc.subjectDielectric devicesen_US
dc.subjectDegradationen_US
dc.subjectCircuit noiseen_US
dc.subjectTunnelingen_US
dc.titleThe Impact of High-K Gate Dielectrics on Sub 100 nm CMOS Circuit Performanceen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.