DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12890
Title: The Impact of High-K Gate Dielectrics on Sub 100 nm CMOS Circuit Performance
Authors: Rao, V. Ramgopal
Keywords: EEE
Circuit optimization
Parasitic capacitances
Circuit simulation
Medical simulation
Dielectric devices
Degradation
Circuit noise
Tunneling
Issue Date: Sep-2001
Publisher: IEEE
Abstract: The potential impact of high permittivity gate dielectrics on the circuit performance is studied over a wide range of gate dielectrics using 2-Dimensional device and monte-carlo simulations. It is found that there is a decrease in parasitic outer fringe capacitance, gate to channel capacitance and an increase in internal fringe capacitance, when the conventional silicon dioxide is replaced by high-K gate dielectrics. The lower parasitic outer fringe capacitance is beneficial in reducing the circuit delay, while an increase in internal fringe capacitance and decrease in gate to channel capacitance will degrade the gain, power dissipation and noise margin of the circuit. Also, from the circuit point of view, at the 70nm technology generation, the presence of an optimum Kgate for different subthreshold leakage currents has been identified
URI: https://ieeexplore.ieee.org/document/1506627
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12890
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.