DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/12894
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRao, V. Ramgopal-
dc.date.accessioned2023-11-07T09:06:55Z-
dc.date.available2023-11-07T09:06:55Z-
dc.date.issued2001-
dc.identifier.urihttps://ieeexplore.ieee.org/document/902704-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/12894-
dc.description.abstractIn this paper we look at the quantitative picture of fringing field effects by use of high-k dielectrics on the 70 nm node CMOS technologies. By using Monte-Carlo based techniques, we extract the degradation in gate-to-channel capacitance and the internal and external fringing capacitance components for varying values of K. The results clearly show the decrease in external fringing capacitance, increase in internal fringing capacitance and a slight decrease in overall capacitance, when the conventional SiO/sub 2/ is replaced by high-K dielectric. From the circuit point of view the lower total capacitance will increase the speed of the device, while the internal fringing capacitance will degrade the short-channel performance contributing to higher DIBL and drain leakage.en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectCapacitanceen_US
dc.subjectMOSFET circuitsen_US
dc.subjectCMOS technologyen_US
dc.subjectHigh-K gate dielectricsen_US
dc.subjectPermittivityen_US
dc.subjectElectrodesen_US
dc.subjectAnalytical modelsen_US
dc.titleEffect of Fringing Capacitances in Sub 100 nm MOSFET's with High-K Gate Dielectricsen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.