DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/16494
Full metadata record
DC FieldValueLanguage
dc.contributor.authorAsati, Abhijit-
dc.date.accessioned2024-11-26T09:00:47Z-
dc.date.available2024-11-26T09:00:47Z-
dc.date.issued2023-
dc.identifier.urihttps://ieeexplore.ieee.org/abstract/document/10440911-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/16494-
dc.description.abstractThe scan test is majorly used for testing the integrated circuits since scan chain architecture provides very good controllability and observability. This advantage might give an attacker an opportunity to obtain sensitive information thus leading to security issues. The motivation of this paper is to focus on circuit security maintaining the test quality i.e., good controllability and observability. In this proposed paper a new scan chain design has been suggested which has relatively less security issues as compared to the existing methods. The only requirement to operate in the test mode for the suggested method is the correct test authorization password. The attacker would not be able to obtain the desired scan data without valid test authorization, thus preventing scan based attacks (SBA). Another method has also been proposed in which EXOR gates are used in the middle of scan flip-flops to give inverted input to the scan chain leading to a two-level security.en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectScan-chainen_US
dc.subjectSubthresholden_US
dc.subjectTransmission Gateen_US
dc.subjectLTspiceen_US
dc.titleHardware Security of Scan Chainen_US
dc.typeArticleen_US
Appears in Collections:Department of Economics and Finance

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.