DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/16504
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGupta, Anu-
dc.contributor.authorChaturvedi, Nitin-
dc.contributor.authorShekhar, Chandra-
dc.date.accessioned2024-11-26T10:56:31Z-
dc.date.available2024-11-26T10:56:31Z-
dc.date.issued2024-
dc.identifier.urihttps://pubs.aip.org/aip/acp/article-abstract/3111/1/030021/3304464/Design-and-implementation-of-successive?redirectedFrom=fulltext-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/16504-
dc.description.abstractAnalog-to-Digital Converters (ADCs) serve as crucial interfaces between the analog and digital domains, facilitating the transformation of analog signals into digital representations. Data processing in the digital domain presents distinct performance advantages over the analog domain in particular aspects. To facilitate the reverse conversion of processed digital signals back into the real-world signal domain, Charge Redistribution Digital-to-Analog Converters (DACs) are employed. DACs also play a pivotal role as significant components in specific ADC architectures, such as the Successive Approximation Register (SAR) Analog-to-Digital (A/D) Converter. Moreover, a Strong-Arm Latch Comparator has been utilized to compare the input analog voltage with the output voltage of the DAC. This paper primarily focuses on the implementation and thorough analysis of the SAR-ADC. The study includes calculatinganalog voltages’ precise range and corresponding digital outputs. The maximum Differential Non-Linearity (DNL) error, offset error, and full-scale error for this specific SAR-ADC have been measured and found to be 0.28*LSB, 0.2*LSB, and 0.22*LSB, respectively. The results presented in this paper provide valuable insights into the performance and accuracy of the SAR-ADC, paving the way for further advancements and applications in the domain of A/D conversion.en_US
dc.language.isoenen_US
dc.publisherAIPen_US
dc.subjectEEEen_US
dc.subjectAnalog-to-Digital Converters (ADCs)en_US
dc.subjectDigital-to-Analog Converters (DACs)en_US
dc.subjectSuccessive Approximation Register (SAR)en_US
dc.titleDesign and implementation of successive approximation register data converteren_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.