DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/16507
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGupta, Anu-
dc.contributor.authorShekhar, Chandra-
dc.date.accessioned2024-11-27T04:44:23Z-
dc.date.available2024-11-27T04:44:23Z-
dc.date.issued2023-
dc.identifier.urihttps://ieeexplore.ieee.org/document/10150478-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/16507-
dc.description.abstractIn many integrated radio frequency (RF) transceivers, the phase-locked loop (PLL) serves as a frequency synthesizer. This work goes to test various different phase/frequency detector blocks with a standard charge pump and Voltage controlled oscillator design. These include the comparison of different phase-frequency detectors (PFD) based upon D-flipflops, latches (Latch PFD) & pass transistors (PTPFD) to the more complex Pre-charged PFD. The best results of the PFDs in the PLL system in order are Pre-charge PFD, PT-PFD, Latch PFD and D-flipflop PFD. A charge pump PLL (CPLL) with a frequency range of [80 MHz -800 MHz] is simulated using Cadence Virtuoso (Spectre) at 180nm technology (scl\_pdk) with 1.8 V supply voltage. The phase noise of the VCO is less than -50dBc/Hz at 10MHz and is closer to 110dBc/Hz at 1GHz.en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectVoltage-Controlled Oscillator (VCO)en_US
dc.subjectCharge pumpen_US
dc.subjectLow jitteren_US
dc.subjectCharge pump phase-locked loop (CPLL)en_US
dc.subjectPhase/Frequency Detector (PFD)en_US
dc.titleComparative Analysis of Phase/Frequency Detector in a Complete PLL Systemen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.