DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/16734
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMishra, Neeraj-
dc.date.accessioned2025-01-08T04:06:49Z-
dc.date.available2025-01-08T04:06:49Z-
dc.date.issued2024-05-
dc.identifier.urihttps://ieeexplore.ieee.org/abstract/document/10517944-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/16734-
dc.description.abstractWe propose switching activity factor-based effective current source model (SAFE) for aging-aware static timing analysis (STA), a new technique for estimating the timing performance of digital circuits. SAFE is based on the development of device-level variation-aware analytical timing models of stacked and multistage logic cells (commonly employed transistor topologies in a synthesized netlist of a random logic path), which drastically reduces the recharacterization efforts of the standard cells. The models developed are derived as a function of input transition time (TR) and load capacitance (CL) . The timing performance of a standard cell degrades with threshold voltage (Vth) degradation in a MOS device due to various aging mechanisms. SAFE, makes the entire STA process aging aware by updating its model coefficients with Vth degradation caused by aging. It is achieved by proposing a method for estimating Vth degradation under various stress conditions, including static, dynamic, and asymmetric, that applies to any process design kit (PDK). To consider asymmetric aging, we have developed a method to find effective switching activity factor (αeff) for N-stage stacked and N-stage parallel logic which is used to find the value of switching activity factor (α) at intermediate nodes in pipelined logic circuits. Our simulations are performed in Mentor Graphics Eldo SPICE environment using STMicroelectronics 28 and 65-nm CMOS process. The proposed technique provides a high-simulation accuracy (2.5% average error) when compared with SPICE simulations. Finally, we achieved a ~98.14% reduction in the required number of simulations using SAFE when compared with a completely SPICE/Aging simulation-based approach.en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectAgingen_US
dc.subjectBias temperature instability (BTI)en_US
dc.subjectEffective current source model (ECSM)en_US
dc.subjectHot carrier injection (HCI)en_US
dc.subjectStatic timing analysis (STA)en_US
dc.titleSwitching Activity Factor-Based ECSM Characterization (SAFE): A Novel Technique for Aging-Aware Static Timing Analysisen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.