![DSpace logo](/jspui/image/logo.gif)
Please use this identifier to cite or link to this item:
http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/16838
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Bhatt, Upendra Mohan | - |
dc.date.accessioned | 2025-01-21T04:08:41Z | - |
dc.date.available | 2025-01-21T04:08:41Z | - |
dc.date.issued | 2018 | - |
dc.identifier.uri | https://ieeexplore.ieee.org/abstract/document/8335804 | - |
dc.identifier.uri | http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/16838 | - |
dc.description.abstract | String read current (Iread) reduction with rising mold height and grain boundary traps is one of the major hurdle in the development of 3-D NAND flash memory. In this paper, we have investigated Iread with variation in polysilicon channel grain size (GS), grain boundary trap density, and channel thickness (TSi), using TCAD. We find that under a critical value of GS, Iread decreases with increase in TSi. This is attributed to the fact that with smaller GS, the total number of grain boundaries and associated traps are significantly higher. Moreover, there exists a typical value of GS for which Iread is independent of TSi, which is desirable to minimize the deviations in Iread arising from TSi variations. The resulting tradeoff in the design of more efficient 3-D NAND flash is demonstrated and discussed. Further, it is found that Iread increases significantly by limiting the polysilicon channel grain boundary trap concentration under 1012 cm-2. The results presented in this paper are crucial for optimizing Iread and program/erase threshold voltage(VT) window, and serve as key guidelines in the design of 3-D NAND flash memory with better performance. | en_US |
dc.language.iso | en | en_US |
dc.publisher | IEEE | en_US |
dc.subject | EEE | en_US |
dc.subject | 3-D NAND flash | en_US |
dc.subject | Channel thickness | en_US |
dc.subject | Grain boundary traps | en_US |
dc.subject | Grain size (GS) | en_US |
dc.subject | Read current | en_US |
dc.subject | Thin-film transistor (TFT) | en_US |
dc.title | Performance Enhancement by Optimization of Poly Grain Size and Channel Thickness in a Vertical Channel 3-D NAND Flash Memory | en_US |
dc.type | Article | en_US |
Appears in Collections: | Department of Electrical and Electronics Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.