DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/19314
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSambangi, Ramesh-
dc.date.accessioned2025-09-03T09:29:08Z-
dc.date.available2025-09-03T09:29:08Z-
dc.date.issued2021-11-
dc.identifier.urihttps://www.sciencedirect.com/science/article/pii/S0141933121005214-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/19314-
dc.description.abstractAnalytical models used for latency estimation of Network-on-Chip (NoC) are not producing reliable accuracy. This makes these analytical models difficult to use in optimization of design space exploration. In this paper, we propose a learning based model using deep neural network (DNN) for latency predictions. Input features for DNN model are collected from analytical model as well as from Booksim simulator. Then this DNN model has been adopted in mapping optimization loop for predicting the best mapping of given application and NoC parameters combination. Our simulations show that using the proposed DNN model, prediction error is less than 12% for both synthetic and application specific traffic. More than 108 times speedup could be achieved using DPSO with DNN model compared to DPSO using Booksim simulator.en_US
dc.language.isoenen_US
dc.publisherElsevieren_US
dc.subjectEEEen_US
dc.subjectNetwork-on-chip (NoC)en_US
dc.subjectDeep neural network (DNN)en_US
dc.subjectQueuing theoryen_US
dc.subjectMachine learning (ML)en_US
dc.subjectParticle swarm optimization (PSO)en_US
dc.titleLPNet: a DNN based latency prediction technique for application mapping in Network-on-Chip designen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.