DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/8489
Full metadata record
DC FieldValueLanguage
dc.contributor.authorBera, Asish-
dc.date.accessioned2023-01-16T05:59:35Z-
dc.date.available2023-01-16T05:59:35Z-
dc.date.issued2009-
dc.identifier.urihttps://ieeexplore.ieee.org/document/4960812-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/8489-
dc.description.abstractThis paper presents an error tolerant hardware efficient VLSI architecture for bit parallel systolic multiplication over dual base, which can be pipelined. This error tolerant architecture is well suited to VLSI implementation because of its regularity, modular structure, and unidirectional data flow. The length of the largest delay path and area of this architecture are less compared to the bit parallel systolic multiplication architectures reported earlier. The architecture is implemented using Austria Micro System's 0.35 mum CMOS technology. This architecture can also operate over both the dual-base and polynomial base.en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectComputer Scienceen_US
dc.subjectDual basis bit parallel systolic multiplication architectureen_US
dc.subjectVLSI architectureen_US
dc.subjectError detectionen_US
dc.subjectAustria Micro System's 0.35 mum CMOS technologyen_US
dc.subjectRS codesen_US
dc.subjectVLSI testingen_US
dc.titleError Detecting Dual Basis Bit Parallel Systolic Multiplication Architecture over GF(2m)en_US
dc.typeArticleen_US
Appears in Collections:Department of Computer Science and Information Systems

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.