Please use this identifier to cite or link to this item:
http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/8489
Title: | Error Detecting Dual Basis Bit Parallel Systolic Multiplication Architecture over GF(2m) |
Authors: | Bera, Asish |
Keywords: | Computer Science Dual basis bit parallel systolic multiplication architecture VLSI architecture Error detection Austria Micro System's 0.35 mum CMOS technology RS codes VLSI testing |
Issue Date: | 2009 |
Publisher: | IEEE |
Abstract: | This paper presents an error tolerant hardware efficient VLSI architecture for bit parallel systolic multiplication over dual base, which can be pipelined. This error tolerant architecture is well suited to VLSI implementation because of its regularity, modular structure, and unidirectional data flow. The length of the largest delay path and area of this architecture are less compared to the bit parallel systolic multiplication architectures reported earlier. The architecture is implemented using Austria Micro System's 0.35 mum CMOS technology. This architecture can also operate over both the dual-base and polynomial base. |
URI: | https://ieeexplore.ieee.org/document/4960812 http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/8489 |
Appears in Collections: | Department of Computer Science and Information Systems |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.