DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9012
Title: Threshold voltage modelling and gate oxide thickness effect on polycrystalline silicon thin-film transistors
Authors: Gupta, Navneet
Keywords: EEE
Polycrystalline silicon
Thin-film transistors (TFTs)
Issue Date: Oct-2007
Publisher: IOP
Abstract: This paper presents an analytical model for calculating the threshold voltage in polycrystalline silicon (poly-Si) thin-film transistors (TFTs) with large grains. In the present study, it is assumed that the oxide-silicon interface traps are uniformly distributed and the channel of the device contains only a single grain boundary. Further, the effect of gate oxide thickness on threshold voltage and hence on transfer characteristics has also been incorporated in this paper. It is observed that scaling down of the oxide thickness is an efficient way to reduce the threshold voltage and hence to improve the poly-Si TFT characteristics at different temperatures and trap densities. The results so obtained are compared with the available experimental data which show a satisfactory match thus justifying the validity of the model.
URI: https://iopscience.iop.org/article/10.1088/0031-8949/76/6/006
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9012
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.