DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9012
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGupta, Navneet-
dc.date.accessioned2023-02-06T11:04:34Z-
dc.date.available2023-02-06T11:04:34Z-
dc.date.issued2007-10-
dc.identifier.urihttps://iopscience.iop.org/article/10.1088/0031-8949/76/6/006-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9012-
dc.description.abstractThis paper presents an analytical model for calculating the threshold voltage in polycrystalline silicon (poly-Si) thin-film transistors (TFTs) with large grains. In the present study, it is assumed that the oxide-silicon interface traps are uniformly distributed and the channel of the device contains only a single grain boundary. Further, the effect of gate oxide thickness on threshold voltage and hence on transfer characteristics has also been incorporated in this paper. It is observed that scaling down of the oxide thickness is an efficient way to reduce the threshold voltage and hence to improve the poly-Si TFT characteristics at different temperatures and trap densities. The results so obtained are compared with the available experimental data which show a satisfactory match thus justifying the validity of the model.en_US
dc.language.isoenen_US
dc.publisherIOPen_US
dc.subjectEEEen_US
dc.subjectPolycrystalline siliconen_US
dc.subjectThin-film transistors (TFTs)en_US
dc.titleThreshold voltage modelling and gate oxide thickness effect on polycrystalline silicon thin-film transistorsen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.