DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9015
Title: Analytical modeling of carrier transport through transverse and longitudinal grain boundaries in polysilicon thin-film transistors
Authors: Gupta, Navneet
Keywords: EEE
Analytical modeling
Polysilicon
Thin-film transistors (TFTs)
Issue Date: 2006
Publisher: The National Institute of Science Communication
Abstract: Carrier transport through transverse and longitudinal grain boundaries (GBs) in polysilicon thin film transistors (poly-Si TFTs) has been studied. The model considers an array of square grains in the channel of poly-Si TFT in which current flows along the longitudinal GBs and through the grains and the transverse GBs. The variation of field-effect mobility (HFE) and drain current (ID) is computed for different values of grain size. This study reveals that at low gate voltage the longitudinal GBs are seen to influence the field-effect mobility and drain current. As gate voltage increases, the effect of transverse GBs is found to account for experimental results. This is attributed to the fact that at low gate voltage, the carriers moving through longitudinal GBs have more opportunities to be trapped at the trapping sites and as gate voltage increases the carriers have sufficient energy to bypass the longitudinal GBs and obstructed by transverse GBs alone. This may be the reason that the calculated effects of longitudinal GBs do not appear in the experimental results at high gate voltage
URI: http://nopr.niscpr.res.in/bitstream/123456789/7226/1/IJEMS%2013%282%29%20145-148.pdf
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9015
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.