DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/9025
Full metadata record
DC FieldValueLanguage
dc.contributor.authorChaubey, V.K.-
dc.date.accessioned2023-02-07T04:21:03Z-
dc.date.available2023-02-07T04:21:03Z-
dc.date.issued2018-11-
dc.identifier.urihttps://www.sciencedirect.com/science/article/pii/S0141933117303861?via%3Dihub-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9025-
dc.description.abstractThis paper presents a new algorithmic approach to construct a generic Nth Order Walsh Functions (WF) using Transition Sequence (TS). The TS acts as a pointer to the desired Walsh Index (WI) and produces the Sign Change string (S). This string becomes input to a triggered flip flop to generate 2n Walsh Sequences (WS). The proposed strategy totally removes the obvious use of modulo 2 adders leading to a simpler Isomorphic architecture. The FPGA implementation of the generated WS shows a superior performance for higher order WF (n) up to 9. This novel approach reduces Hardware (HW) area by 25–90% and Dynamic Power (DP) by 3–60%, with varying n from 4 to 9, as compared to pure sequential design approach. The proposed design has been tested and verified on the Xilinx Virtex-5 platform.en_US
dc.language.isoenen_US
dc.publisherElsevieren_US
dc.subjectEEEen_US
dc.subjectDyadic symmetryen_US
dc.subjectIsomorphicen_US
dc.subjectSign changeen_US
dc.subjectTransition sequenceen_US
dc.subjectWalsh functionsen_US
dc.titleTransition sequence based Walsh Encoder: A novel power efficient architectureen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.