DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9031
Full metadata record
DC FieldValueLanguage
dc.contributor.authorChaubey, V.K.-
dc.date.accessioned2023-02-07T06:32:19Z-
dc.date.available2023-02-07T06:32:19Z-
dc.date.issued2016-
dc.identifier.urihttps://dl.acm.org/doi/abs/10.1155/2016/9128683-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9031-
dc.description.abstractThis paper presents a novel XOR-FREE algorithm to implement the convolutional encoder using reconfigurable hardware. The approach completely removes the XOR processing of a chosen nonsystematic, feedforward generator polynomial of larger constraint length. The hardware (HW) implementation of new architecture uses Lookup Table (LUT) for storing the parity bits. The design implements architectural reconfigurability by modifying the generator polynomial of the same constraint length and code rate to reduce the design complexity. The proposed architecture reduces the dynamic power up to 30% and improves the hardware cost and propagation delay up to 20% and 32%, respectively. The performance of the proposed architecture is validated in MATLAB Simulink and tested on Zynq-7 series FPGA.en_US
dc.language.isoenen_US
dc.publisherACM Digital Libraryen_US
dc.subjectEEEen_US
dc.subjectAlgorithmen_US
dc.subjectLookup Table (LUT)en_US
dc.titleXOR-FREE Implementation of Convolutional Encoder for Reconfigurable Hardwareen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.