DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9076
Full metadata record
DC FieldValueLanguage
dc.contributor.authorChaubey, V.K.-
dc.date.accessioned2023-02-08T06:38:56Z-
dc.date.available2023-02-08T06:38:56Z-
dc.date.issued2013-
dc.identifier.urihttps://ieeexplore.ieee.org/document/6733721-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9076-
dc.description.abstractThe Orthogonal variable spreading factor (OVSF) codes were first introduced for 3G standards. The OVSF are channelization codes are widely used for preserving the orthogonality between physical channels in a communication system. They become essential for increasing system capacity as well as to provide multiple data rates for supporting different bandwidth requirements. This scheme is known as OVSF-CDMA. This paper presents the hardware co-simulation realization of parameterized OVSF code with classical counter based approach using Xilinx System Generator software tools. The OVSF code is first modeled in MATLAB Simulink based system generator using Black box in VHDL for delay synthesis, timing analysis and validating for software testing as per required standard for WCDMA i.e. TCHIP is 260ns or FCHIP 3.84 MHz. The claimed result i.e. 2ns can meet the time specification of desired standards. The target FPGA device is Virtex-5 (XC5VLX50T-1ff1136).en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectCDMAen_US
dc.subjectJTAG Co-Simulationen_US
dc.subjectSDRen_US
dc.subjectOVSFen_US
dc.subjectXilinx System Generatoren_US
dc.titleOVSF code generator for 3G wireless transceivers using Xilinx System Generatoren_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.