![DSpace logo](/jspui/image/logo.gif)
Please use this identifier to cite or link to this item:
http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9109
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Gupta, Anu | |
dc.contributor.author | Asati, Abhijit | |
dc.date.accessioned | 2023-02-09T09:31:50Z | |
dc.date.available | 2023-02-09T09:31:50Z | |
dc.date.issued | 2017-09 | |
dc.identifier.uri | https://ietresearch.onlinelibrary.wiley.com/doi/10.1049/iet-ipr.2016.0737 | |
dc.identifier.uri | http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9109 | |
dc.description.abstract | This study presents hardware implementation of 5 × 5 median filter that uses a new low-latency median filter (LLMF) core in order to find the median of 25 integer values. The proposed LLMF core architecture computes the median of 25 integers in just three clock cycles. The maximum frequency of operation of the proposed median filter architecture is 394 MHz on the Xilinx Zynq FPGA device. The proposed LLMF core provides reduced clock cycle latency compared with the existing state-of-the-art median filter core architectures. | en_US |
dc.language.iso | en | en_US |
dc.publisher | IET | en_US |
dc.subject | EEE | en_US |
dc.subject | Architectures | en_US |
dc.subject | Low-latency median filter (LLMF) | en_US |
dc.title | Low-latency median filter core for hardware implementation of 5 × 5 median filtering | en_US |
dc.type | Article | en_US |
Appears in Collections: | Department of Electrical and Electronics Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.