DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9111
Title: Hardware implementation of a novel edge-map generation technique for pupil detection in NIR images
Authors: Gupta, Anu
Asati, Abhijit
Keywords: EEE
Iris localization
Pupil detection
Edge-map generation
FPGA based implementation
Hardware implementation
Issue Date: Apr-2017
Publisher: Elsevier
Abstract: This paper proposes an edge-map generation technique for pupil detection in near infrared (NIR) images and its hardware implementation. The proposed edge-map generation technique is based on generating two different edge-maps of same eye image using Gaussian filtering, image binarization and Sobel edge detection operations and then combining them to a single edge-map using intersection operation on binary images. This technique reduces the false edges drastically in the edge-map of eye image, which is desirable for accurate and fast pupil detection. Field programmable logic array (FPGA) based hardware implementation of the proposed technique is presented, which can be used in iris localization system on FPGA based platforms for iris recognition application. The proposed edge-map generation hardware is a parallel-pipelined implementation.
URI: https://www.sciencedirect.com/science/article/pii/S2215098616305456#kg010
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9111
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.