Please use this identifier to cite or link to this item:
http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/9117
Title: | Leakage Immune Modified Pass Transistor Based 8T SRAM Cell in Subthreshold Region |
Authors: | Gupta, Anu Asati, Abhijit |
Keywords: | EEE 8T SRAM cell SINM (static current noise margin) |
Issue Date: | 2015 |
Publisher: | Hindawi Publishing Corporation |
Abstract: | The paper presents a novel 8T SRAM cell with access pass gates replaced with modified PMOS pass transistor logic. In comparison to 6T SRAM cell, the proposed cell achieves 3.5x higher read SNM and 2.4x higher write SNM with 16.6% improved SINM (static current noise margin) distribution at the expense of 7x lower WTI (write trip current) at 0.4 V power supply voltage, while maintaining similar stability in hold mode. The proposed 8T SRAM cell shows improvements in terms of 7.735x narrower spread in average standby power, 2.61x less in average (write access time), and 1.07x less in average (read access time) at supply voltage varying from 0.3 V to 0.5 V as compared to 6T SRAM equivalent at 45 nm technology node. Thus, comparative analysis shows that the proposed design has a significant improvement, thereby achieving high cell stability at 45 nm technology node. |
URI: | https://www.hindawi.com/journals/ijrc/2015/749816/ http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9117 |
Appears in Collections: | Department of Electrical and Electronics Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.