DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/9117
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGupta, Anu
dc.contributor.authorAsati, Abhijit
dc.date.accessioned2023-02-09T10:08:06Z
dc.date.available2023-02-09T10:08:06Z
dc.date.issued2015
dc.identifier.urihttps://www.hindawi.com/journals/ijrc/2015/749816/
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9117
dc.description.abstractThe paper presents a novel 8T SRAM cell with access pass gates replaced with modified PMOS pass transistor logic. In comparison to 6T SRAM cell, the proposed cell achieves 3.5x higher read SNM and 2.4x higher write SNM with 16.6% improved SINM (static current noise margin) distribution at the expense of 7x lower WTI (write trip current) at 0.4 V power supply voltage, while maintaining similar stability in hold mode. The proposed 8T SRAM cell shows improvements in terms of 7.735x narrower spread in average standby power, 2.61x less in average (write access time), and 1.07x less in average (read access time) at supply voltage varying from 0.3 V to 0.5 V as compared to 6T SRAM equivalent at 45 nm technology node. Thus, comparative analysis shows that the proposed design has a significant improvement, thereby achieving high cell stability at 45 nm technology node.en_US
dc.language.isoenen_US
dc.publisherHindawi Publishing Corporationen_US
dc.subjectEEEen_US
dc.subject8Ten_US
dc.subjectSRAM cellen_US
dc.subjectSINM (static current noise margin)en_US
dc.titleLeakage Immune Modified Pass Transistor Based 8T SRAM Cell in Subthreshold Regionen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.