DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9122
Title: Design of CNTFET-based 2-bit ternary ALU for nanoelectronics
Authors: Gupta, Anu
Keywords: EEE
MVL
CNT
Carbon nanotube field effect transistor (CNTFET)
Ternary ALU (TALU)
Ternary logic
Issue Date: Aug-2013
Publisher: Taylor & Francis
Abstract: This article presents a hardware-efficient design of 2-bit ternary arithmetic logic unit (ALU) using carbon nanotube field-effect transistors (CNTFETs) for nanoelectronics. The proposed structure introduces a ternary adder–subtractor functional module to optimise ALU architecture. The full adder–subtractor (FAS) cell uses nearly 72% less transistors than conventional architecture, which contains separate ternary cells for addition as well as subtraction. The presented ALU also minimises ternary function expressions with utilisation of binary gates for optimisation at the circuit level, thus attaining a simple design. Hspice simulations results demonstrate that the ALU ternary circuits achieve great improvement in terms of power delay product with respect to their CMOS counterpart at 32 nm.
URI: https://www.tandfonline.com/doi/abs/10.1080/00207217.2013.828191?journalCode=tetn20
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9122
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.