Please use this identifier to cite or link to this item:
http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/9123
Title: | A Review on Ultra Low Power Design Technique: Subthreshold Logic |
Authors: | Gupta, Anu Asati, Abhijit |
Keywords: | EEE Subthreshold DIBL Leakage MTCMOS PVT Variations RSCE |
Issue Date: | 2013 |
Publisher: | IJCST |
Abstract: | Rapid increases in chip complexity, increasingly faster clocks and proliferation of portable devices have combined to make power dissipation an important design parameter. The power consumption of a system determines its heat dissipation as well as battery life. For some digital systems, power consumption has become the most critical design constraint. To satisfy the low power requirement one of the best technique sub-threshold logic is being introduced. This paper presents a complete review of recent research and explores all aspects/ constraints of subthreshold logic design technique. The paper explores basics of subthreshold, sources of power dissipation, challenges in subthreshold design, optimization methodology and various types of techniques which are currently used to implement ultra low power based circuits using subthreshold logic |
URI: | http://www.ijcst.com/vol4/spl2/c0039.pdf http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9123 |
Appears in Collections: | Department of Electrical and Electronics Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.