DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/9123
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGupta, Anu
dc.contributor.authorAsati, Abhijit
dc.date.accessioned2023-02-09T10:36:57Z
dc.date.available2023-02-09T10:36:57Z
dc.date.issued2013
dc.identifier.urihttp://www.ijcst.com/vol4/spl2/c0039.pdf
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9123
dc.description.abstractRapid increases in chip complexity, increasingly faster clocks and proliferation of portable devices have combined to make power dissipation an important design parameter. The power consumption of a system determines its heat dissipation as well as battery life. For some digital systems, power consumption has become the most critical design constraint. To satisfy the low power requirement one of the best technique sub-threshold logic is being introduced. This paper presents a complete review of recent research and explores all aspects/ constraints of subthreshold logic design technique. The paper explores basics of subthreshold, sources of power dissipation, challenges in subthreshold design, optimization methodology and various types of techniques which are currently used to implement ultra low power based circuits using subthreshold logicen_US
dc.language.isoenen_US
dc.publisherIJCSTen_US
dc.subjectEEEen_US
dc.subjectSubthresholden_US
dc.subjectDIBL Leakageen_US
dc.subjectMTCMOSen_US
dc.subjectPVT Variationsen_US
dc.subjectRSCEen_US
dc.titleA Review on Ultra Low Power Design Technique: Subthreshold Logicen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.