DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/9126
Title: Design of Logical Effort for Worst Case Power Estimation in a CMOS Circuit in 90 nm Technology
Authors: Gupta, Anu
Keywords: EEE
Logical effort
Power estimation
Modeling
CMOS logic gates
Issue Date: 2012
Publisher: IJAEE
Abstract: The Logical Effort model is mainly to reduce delay in a circuit, but does not show how to minimize power and area. This paper deals with an empirical modeling and design of logical effort for estimating power in CMOS logic gates. The power is estimated in a circuit using the power of standard inverter and the relationship established between Power (P) and Logical Effort (g), Electrical Effort (h) and Parasitic (p) have been proposed in this paper. To verify the above model a full adder circuitry producing just the carry-out in UMC 90nm CMOS technology having supply voltage of 1V is selected. The results obtained from the model are accurate to 85.5% of the values obtained. The tool used is cadence and the simulation is performed using spectre.
URI: https://www.seekdl.org/assets/pdf/20121214_010846.pdf
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9126
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.