Please use this identifier to cite or link to this item:
http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/9134
Title: | A Comparison of Adiabatic Logic Circuit Techniques for an Energy Efficient 1-Bit Full Adder Design |
Authors: | Gupta, Anu |
Keywords: | Adiabatic logic Circuit reliability Energy recovery Full adder Low power VLSI design |
Issue Date: | 2016 |
Publisher: | Taylor & Francis |
Abstract: | Power dissipation has become a critical design constraint in portable applications like a hand held computer due to limited battery life and reliability of integrated circuits. In this paper, a detailed comparison of five adiabatic logic families is carried out by simulation using SPICE. The simulation results are obtained for full adders, which are designed using the different design techniques with a view to design an energy efficient 1-bit full adder. The parameters compared are average energy consumption per addition, instantaneous peak power dissipation, number of transistors required, and operating frequency range. Average energy consumption per addition of full adders is found to vary with the variation in power-clock as well as input signal frequencies. An optimum value of power-clock frequency at which minimum energy consumption occurs at a fixed input signal frequency is obtained for all circuit techniques. Full adders circuits are designed using 0.5 μm CMOS technology. |
URI: | https://www.tandfonline.com/doi/abs/10.1080/03772063.2004.11665485 http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9134 |
Appears in Collections: | Department of Electrical and Electronics Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.