DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/9138
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGupta, Anu-
dc.date.accessioned2023-02-10T04:36:38Z-
dc.date.available2023-02-10T04:36:38Z-
dc.date.issued2012-
dc.identifier.urihttps://ieeexplore.ieee.org/document/6458655-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9138-
dc.description.abstractThis paper presents a novel architecture of Asynchronous Pipelined Analog to digital converter with emphasis on elimination of external clock for integrated self-triggered sensor based applications. The main innovative feature of the proposed pipelined ADC is that it operates without any external clock signal and performs conversion of the analog input like a combinational logic. Complete digital conversion is obtained by asynchronously propagating the partial conversions and the residues through the various stages. The only requirement for the ADC is an external trigger signal from the sensors. The proposed 8 bit ADC implemented in UMC 0.18um CMOS technology has a sampling rate of 5 MHz, with power dissipation of 30 mW and has an active area of 1.0506 mm 2 .en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectPipelined ADCen_US
dc.subjectAsynchronous circuitsen_US
dc.subjectSelf-triggered sensorsen_US
dc.subjectMuller-Cen_US
dc.titleAsynchronous 8-bit pipelined ADC for self-triggered sensor based applicationsen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.