DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9146
Title: Novel Method To Implement High Frequency All Digital Phase-Locked Loop On FPGA
Authors: Gupta, Anu
Keywords: EEE
FPGA
Phase - Locked Loop
Issue Date: 2011
Abstract: A programmable FPGA based implementation of ahigh frequency All Digital Phase Locked Loop (ADPLL) based clock generator is presented. The novelty of the design lies in its pipelined loop filter for improving the maximum trackedoutput frequencyup to 70MHz. The whole implementation of ADPLL consumes very low dynamic power of 32mW at highest frequency.The digital controlled oscillator (DCO) generates a clock signal with high frequency. The presented ADPLL has fast acquisition and large pull in range for output frequenciesranging from 10Mhz to 70 Mhz. Loop filter is designed to support high speed operation. The whole design including DCO has been done in synthesizable Verilog. It does not contain any library specific cells. The presented design has been implemented in a xc3s400a-4fg320 Xylinx Spartan FPGA. The maximum lock in time for the ADPLL is39 clock cycles.
URI: https://nanopdf.com/download/novel-method-to-implement-high-frequency-all-digital-phase_pdf
http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9146
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.