Please use this identifier to cite or link to this item:
http://dspace.bits-pilani.ac.in:8080/jspui/handle/123456789/9153
Title: | Analysis & implementation of ultra low-power 4-bit CLA in subthreshold regime |
Authors: | Gupta, Anu Asati, Abhijit |
Keywords: | EEE Carry look ahead adder (CLA) Power-delay product (PDP) Sub-threshold Carry ripple adder(CRA) |
Issue Date: | 2014 |
Publisher: | IEEE |
Abstract: | The paper presents the analysis and implementation of ultra low-power, low voltage and low area 4-bit carry look ahead adder circuits. Sub-threshold design technique has been used to reduce the power consumption and area while maintaining low complexity of logic design in the proposed circuit. Simulation results illustrate the superiority of the circuits in sub-threshold region against the conventional low power design technique, in terms of power, area and power delay product (PDP). The CLA is implemented on TSMC 0.18μm process models in Cadence Virtuoso Schematic composer with improved driving ability and circuit robustness at 0.4V single ended supply voltage and simulations are carried out on Spectre S. The proposed 4-bit CLA can operate up to 5 MHz and used 0.035 μW of power and occupied an area of 60×92.5 μm 2 . |
URI: | http://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9153 |
ISSN: | https://ieeexplore.ieee.org/document/7054765 |
Appears in Collections: | Department of Electrical and Electronics Engineering |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.