DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9153
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGupta, Anu
dc.contributor.authorAsati, Abhijit
dc.date.accessioned2023-02-10T10:05:32Z
dc.date.available2023-02-10T10:05:32Z
dc.date.issued2014
dc.identifier.issnhttps://ieeexplore.ieee.org/document/7054765
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9153
dc.description.abstractThe paper presents the analysis and implementation of ultra low-power, low voltage and low area 4-bit carry look ahead adder circuits. Sub-threshold design technique has been used to reduce the power consumption and area while maintaining low complexity of logic design in the proposed circuit. Simulation results illustrate the superiority of the circuits in sub-threshold region against the conventional low power design technique, in terms of power, area and power delay product (PDP). The CLA is implemented on TSMC 0.18μm process models in Cadence Virtuoso Schematic composer with improved driving ability and circuit robustness at 0.4V single ended supply voltage and simulations are carried out on Spectre S. The proposed 4-bit CLA can operate up to 5 MHz and used 0.035 μW of power and occupied an area of 60×92.5 μm 2 .en_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectCarry look ahead adder (CLA)en_US
dc.subjectPower-delay product (PDP)en_US
dc.subjectSub-thresholden_US
dc.subjectCarry ripple adder(CRA)en_US
dc.titleAnalysis & implementation of ultra low-power 4-bit CLA in subthreshold regimeen_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.