DSpace logo

Please use this identifier to cite or link to this item: http://dspace.bits-pilani.ac.in:8080/jspui/xmlui/handle/123456789/9154
Full metadata record
DC FieldValueLanguage
dc.contributor.authorGupta, Anu-
dc.date.accessioned2023-02-10T10:08:21Z-
dc.date.available2023-02-10T10:08:21Z-
dc.date.issued2013-
dc.identifier.urihttps://ieeexplore.ieee.org/abstract/document/6659370-
dc.identifier.urihttp://dspace.bits-pilani.ac.in:8080/xmlui/handle/123456789/9154-
dc.description.abstractThe paper presents the implementation of a high speed energy efficient 4-bit binary CLA based incrementer decrementer. The design methodology is extensively based on static CMOS logic and transmission gate logic to achieve higher operating frequencies, smaller delays and optimized area. This circuit is especially suitable for long bit incrementer/decrementer that can be used in program counter, frequency dividers and address generation unit in microprocessors. Simulation results illustrates that the designed adder has superior performance compared to existing adders in terms of power dissipation and speed. The proposed circuit is implemented on TSMC 0.18μm process model. The measurement results indicate that the proposed 4-bit incrementer/decrementer can operate up to 5GHz with 200x×160 μm 2 optimized areaen_US
dc.language.isoenen_US
dc.publisherIEEEen_US
dc.subjectEEEen_US
dc.subjectCarry look-ahead adder(CLA)en_US
dc.subjectCarry ripple adder(CRA)en_US
dc.subjectINC/DEC(Incrementer/decrementor)en_US
dc.titleImplementation of high speed energy efficient 4-bit binary CLA based incrementer /decrementeren_US
dc.typeArticleen_US
Appears in Collections:Department of Electrical and Electronics Engineering

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.